您的位置: 专家智库 > >

国家教育部博士点基金(Crant200800030026)

作品数:1 被引量:1H指数:1
发文基金:国家教育部博士点基金国家自然科学基金更多>>
相关领域:自动化与计算机技术电子电信更多>>

文献类型

  • 1篇中文期刊文章

领域

  • 1篇电子电信
  • 1篇自动化与计算...

主题

  • 1篇SINGLE
  • 1篇ARCHIT...
  • 1篇LAYER
  • 1篇X
  • 1篇SKEW
  • 1篇ZERO

传媒

  • 1篇Scienc...

年份

  • 1篇2009
1 条 记 录,以下是 1-1
排序方式:
A single layer zero skew clock routing in X architecture被引量:1
2009年
With its advantages in wirelength reduction and routing flexibility compared with conventional Manhattan routing, X architecture has been proposed and applied to modern IC design. As a critical part in high-performance integrated circuits, clock network design meets great challenges due to feature size decrease and clock frequency increase. In order to eliminate the delay and attenuation of clock signal introduced by the vias, and to make it more tolerant to process variations, in this paper, we propose an algorithm of a single layer zero skew clock routing in X architecture (called Pianar-CRX). Our Planar- CRX method integrates the extended deferred-merge embedding algorithm (DME-X, which extends the DME algorithm to X architecture) with modified Ohtsuki's line-search algorithm to minimize the total wirelength and the bends. Compared with planar clock routing in the Manhattan plane, our method achieves a reduction of 6.81% in total wirelength on average and gets the resultant clock tree with fewer bends. Experimental results also indicate that our solution can be comparable with previous non-planar zero skew clock routing algorithm.
SHEN WeiXiangCAI YiCiHONG XianLongHU JiangLU Bing
共1页<1>
聚类工具0